Verilog 有限状态机1011完整代码

Verilog HDL语言 有限状态机

测试1011完整代码

module state1011(clk,in,rst_n,out);
input clk;
input rst_n;
input in;
output reg out;
reg [1:0] state;
reg[1:0] s0=2'b00,s1=2'b01,s2=2'b10,s3=2'b11;
always@(posedge clk or negedge rst_n)
if(!rst_n) 
  begin
state<=2'b00;
out<=1'b0;
  end
else
  begin
case(state)
s0:
  begin
state<=(in==0)? s0:s1;
out<=0;
  end
s1:
  begin
state<=(in==0)? s2:s1;
out<=0;
  end
s2:
  begin
state<=(in==0)? s0:s3;
out<=0;
  end
s3:
if(in)
  begin
state<=s1;
out<=1;
  end
else
  begin
state<=s2;
out<=0;
  end
default:
  begin
state<=s0;
out<=1;
  end

endcase
end


endmodule

测试代码

module state_tb1011();
reg    clk;
reg    rst_n;
reg    in;
wire   out;
state1011 uut(
            .clk(clk),
            .rst_n (rst_n) ,
            .in(in),
            .out(out)
          );           
initial
begin
     clk = 1;
     forever  #10 clk = ~clk;
end
initial

begin

     rst_n = 0;
     in = 0;
     #1000;
     rst_n = 1;
     in = 0;
     #20;
     in=1;
     #20;
     in = 0;
     #20;
     in = 1;
     #20;
     in = 1;
     #20;
     in=0;
     #1000;
     $stop;
end

endmodule


你可能感兴趣的:(Verilog 有限状态机1011完整代码)